sales@aipcba.com
CN
电子元器件采购 > 接口,芯片 > TI >

XIO2213BZAY 库存 & 价格

TI PCI Bridge Chip 32Bit 100MHz 32Bit 167Pin BGA Tray
67.42
XIO2213BZAY
显示的图像仅供参考,应从产品数据表中获得准确的规格。
XIO2213BZAY TI
TI
  • 制造商:
    TI
  • 制造商型号#:
    XIO2213BZAY
  • 百芯编号#:
    CM16711431
  • 价格(CNY):
    67.42
  • 百芯库存:
    1,068
  • 库存地点: 香港
  • 可供应量:
    439 个在库
    此为供应商库存,需要与销售确认
  • 产品类别:
    接口,芯片
  • 产品描述:
    PCI Bridge Chip 32Bit 100MHz 32Bit 167Pin BGA Tray
  • 文档: 3D模型
XIO2213BZAY 购买 XIO2213BZAY 库存和价格更新于 2024-08-10 03:50:22
  • 刷新
    器件型号: XIO2213BZAY
    百芯编号: CM16711431
    制造商: TI
    封装: NFBGA-167
    价格
    67.42
    总计: 1,507
    MOQ: 1
    库存地点: 香港
    发货日期: 2024/08/15 (预期 )
  • 购买
    *由于库存数量、价格不断波动,请 联系我们 获取型号最新价格和库存。

    元器件库存查询

    库存查询
    百芯库存涵盖200,000个元器件
    欺诈预防提醒
    近日,我们发现不法分子冒充百芯智造进行诈骗或试图低价销售假冒和故障元器件。
    百芯智造在2021年建立了一个 元器件检测实验室 ,旨在提供有质量保证的组件。
    我们强烈建议客户选择可靠的元器件供应商。
    请注意,唯一电子邮件后缀是 aipcba.com
    XIO2213BZAY 规格 显示相似产品 (99+)
    类型
    描述
    选择
    制造商
    TI
    类别
    接口,芯片
    3D模型
     3D模型
    安装方式
    Surface Mount
    引脚数
    167 Pin
    封装
    NFBGA-167
    电源电压(DC)
    1.50 V, 1.95 V, 3.30 V
    输出电压
    ≥500 mV
    输入电压(Max)
    1.5 V
    工作温度(Max)
    70 ℃
    工作温度(Min)
    0 ℃
    电源电压
    1.5V, 1.95V, 3.3V
    电源电压(Max)
    3.6 V
    电源电压(Min)
    1.35 V
    显示相似产品
    XIO2213BZAY 数据规格书
    XIO2213BZAY 产品设计参考
    201 Pages, 1235 KB
    2013/05/07
    查看
    XIO2213BZAY 产品设计参考
    201 Pages, 1224 KB
    2013/05/07
    查看
    XIO2213BZAY 其它数据手册Datasheet
    17 Pages, 472 KB
    2013/12/04
    查看
    尺寸 & 包装
    类型
    描述
    长度
    12.1 mm
    宽度
    12.1 mm
    高度
    0.96 mm
    工作温度
    0℃ ~ 70℃
    产品生命周期
    Active
    包装方式
    Tray
    符合标准
    类型
    描述
    RoHS标准
    RoHS Compliant
    含铅标准
    Lead Free
    REACH SVHC标准
    No SVHC
    REACH SVHC版本
    2015/06/15
    出口分类
    类型
    描述
    ECCN代码
    EAR99
    产品概述
    • The TI XIO2213B is a PCIe to PCI translation bridge, where the PCI bus interface is internally connected to a 1394b open host controller/link-layer controller with a 3-port 1394b PHY. The PCIe to PCI translation bridge is fully compatible with the PCI Express to PCI/PCI-X Bridge Specification, Revision 1.0. Also, the bridge supports the standard PCI-to-PCI bridge programming model. The 1394b OHCI controller function is fully compatible with IEEE Std 1394b and the latest 1394 Open Host Controller Interface (OHCI) Specification.
    • The XIO2213B simultaneously supports up to four posted write transactions, four nonposted transactions, and four completion transactions pending in each direction at any time. Each posted write data queue and completion data queue can store up to 8K bytes of data. The nonposted data queues can store up to 128 bytes of data.
    • The PCIe interface supports a ×1 link operating at full 250 Mbit/s packet throughput in each direction simultaneously. Also, the bridge supports the advanced error reporting capability including ECRC as defined in the PCI Express Base Specification, Revision 1.1. Supplemental firmware or software is required to fully utilize both of these features.
    • Robust pipeline architecture is implemented to minimize system latency. If parity errors are detected, packet poisoning is supported for both upstream and downstream operations.
    • PCIe power management (PM) features include active-state link PM, PME mechanisms, and all conventional PCI D states. If the active-state link PM is enabled, the link automatically saves power when idle using the L0s and L1 states. PM active-state NAK, PM PME, and PME-to-ACK messages are supported. The bridge is compliant with the latest PCI Bus Power Management Specification and provides several low-power modes, which enable the host power system to further reduce power consumption
    • Eight general-purpose inputs and outputs (GPIOs), configured through accesses to the PCIe configuration space, allow for further system control and customization.
    • Deep FIFOs are provided to buffer 1394 data and accommodate large host bus latencies. The device provides physical write posting and a highly tuned physical data path for SBP-2 performance. The device is capable of transferring data between the PCIe bus and the 1394 bus at 100M bit/s, 200M bit/s, 400M bit/s, and 800M bit/s. The device provides three 1394 ports that have separate cable bias (TPBIAS).
    • As required by the 1394 Open Host Controller Interface (OHCI) Specification, internal control registers are memory mapped and nonprefetchable. This configuration header is accessed through configuration cycles specified by PCIe, and it provides plug-and-play (PnP) compatibility.
    • The PHY provides the digital and analog transceiver functions needed to implement a 3-port node in a cable-based 1394 network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. An optional external 2-wire serial EEPROM interface is provided to load the global unique ID for the 1394 fabric.
    • The XIO2213B requires an external 98.304-MHz crystal oscillator to generate a reference clock. The external clock drives an internal phase-locked loop (PLL), which generates the required reference signal. This reference signal provides the clock signals that control transmission of the outbound encoded information. The power-down (PD) function, when enabled by asserting the PD terminal high, stops operation of the PLL. Data bits to be transmitted through the cable ports are latched internally, combined serially, encoded, and transmitted at 98.304, 196.608, 393.216, 491.52, or 983.04 Mbit/s (referred to as S100, S200, S400, S400B, or S800 speed, respectively) as the outbound information stream.
    • To ensure that the XIO2213B conforms to IEEE Std 1394b-2002, the BMODE terminal must be asserted. The BMODE terminal does not select the cable-interface mode of operation. BMODE selects the internal PHY-section/LLC-section interface mode of operation and affects the arbitration modes on the cable. BMODE must be pulled high during normal operation.
    • Three package terminals are used as inputs to set the default value for three configuration status bits in the self-ID packet. They can be pulled high through a 1-kΩ resistor or hardwired low as a function of the equipment design. The PC0, PC1, and PC2 terminals indicate the default power class status for the node (the need for power from the cable or the ability to supply power to the cable). The contender bit in the PHY register set indicates that the node is a contender either for the isochronous resource manager (IRM) or for the bus manager (BM). On the XIO2213B, this bit can only be set by a write to the PHY register set. If a node is to be a contender for IRM or BM, the node software must set this bit in the PHY register set.

    百芯智造认证

    百芯智造承诺产品质量和安全通过ISO 9001、ISO 13485、ISO 45001、UL、RoHS、CQC 和 REACH 认证
    查看我们的认证 >
    订购详情及相关信息
    •  此处条款仅供参考,实际条款以销售报价为准。
      - 订购时请确认产品规格。
      - MOQ 是指购买每个零件所需的最小起订量。
      - 如果您有特殊的订购说明,请在订购页面注明。
      - 装运前会进行检验 (PSI)。
      - 您可以随时给我们发邮件查询订单状态。
      - 包裹发货后无法取消订单。
    • - 提前电汇(银行转账),也可选择PayPal。
      - 仅限现金转账。(不接受支票和账单转账。)
      - 客户负责支付所有可能的费用,包括销售税、增值税和海关费用等。
      - 如果您需要详细的发票或税号,请给我们发送电子邮件。
    • - 可选择顺丰或跑腿。
      - 您可以选择是通过您的运费帐户收取运费还是由我们收取。
      - 偏远地区请提前与物流公司确认。
      (在这些地区送货可能会收取额外费用(35-50 美元)。)
      - 交货日期:通常为 2 到 7 个工作日。
      - 您的订单发货后将发送跟踪号。
    • - 由百芯智造仓库仔细检查和包装
      - 真空包装
      - 防静电包装
      - 防震泡沫
    • - 收入质量控制 (IQC),800多家合格经销商。
      - 500m² 高级元器件检测实验室、假冒检测、RoHS 合规性等
      - 2000㎡数码元器件仓库,恒温恒湿
      - 开盖检查
      - X-Ray检查
      - XRF检查
      - 电气测试
      - 外观检测
    • - 不合格和假冒检测
      - 故障分析
      - 电气测试
      - 生命周期和可靠性测试
      -百芯2021年成立元器件检测实验室
      了解更多 >

    电子元件供应服务

    立即查看
    SN:H5.1311LO42194V12Q0QC0S0
    在线联系我们
    黄经理 - 百芯智造销售经理在线,5 分钟前
    您的邮箱 *
    消息 *
    发送