Datasheet
数据手册 > CPLD,芯片 > Altera > EPM7160STI100-10 数据手册PDF > EPM7160STI100-10 用户编程手册 第 1/67 页
EPM7160STI100-10
¥ 511.90
百芯的价格

EPM7160STI100-10 用户编程手册 - Altera

更新时间: 2024-08-12 10:42:29 (UTC+8)

EPM7160STI100-10 用户编程手册

页码:/67页
下载 PDF
重新加载
下载
®
Altera Corporation 1
MAX 7000
Programmable Logic
Device Family
September 2005, ver. 6.7 Data Sheet
DS-MAX7000-6.7
Features...
High-performance, EEPROM-based programmable logic devices
(PLDs) based on second-generation MAX
®
architecture
5.0-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in
MAX 7000S devices
ISP circuitry compatible with IEEE Std. 1532
Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S
devices
Built-in JTAG boundary-scan test (BST) circuitry in MAX
7000S
devices with 128 or more macrocells
Complete EPLD family with logic densities ranging from 600 to
5,000 usable gates (see Tables 1 and 2)
5-ns pin-to-pin logic delays with up to 175.4-MHz counter
frequencies (including interconnect)
PCI-compliant devices available
f
For information on in-system programmable 3.3-V MAX 7000A or 2.5-V
MAX 7000B devices, see the MAX 7000A Programmable Logic Device Family
Data Sheet or the MAX 7000B Programmable Logic Device Family Data
Sheet.
Table 1. MAX 7000 Device Features
Feature EPM7032 EPM7064 EPM7096 EPM7128E EPM7160E EPM7192E EPM7256E
Usable
gates
600 1,250 1,800 2,500 3,200 3,750 5,000
Macrocells 32 64 96 128 160 192 256
Logic array
blocks
2468101216
Maximum
user I/O pins
36 68 76 100 104 124 164
t
PD
(ns) 6 6 7.5 7.5 10 12 12
t
SU
(ns)5566777
t
FSU
(ns)2.5 2.533333
t
CO1
(ns) 4 4 4.5 4.5 5 6 6
f
CNT
(MHz) 151.5 151.5 125.0 125.0 100.0 90.9 90.9
页面指南

EPM7160STI100-10 数据手册 PDF

EPM7160STI100-10 数据手册
Altera
66 页, 580 KB
EPM7160STI100-10 用户编程手册
Altera
67 页, 485 KB
EPM7160STI100-10 其它数据手册
Altera
18 页, 486 KB
EPM7160STI100-10 产品封装文件
Altera
12 页, 268 KB
EPM7160STI100-10 其他参考文件
Altera
1 页, 141 KB

EPM7160 数据手册 PDF

EPM7160STI100-10N
数据手册
Altera
CPLD MAX 7000S Family 3.2K Gates 160 Macro Cells 100MHz CMOS Technology 5V 100Pin TQFP
EPM7160SLC84-10N
数据手册
Altera
CPLD MAX 7000 Family 3.2K Gates 160 Macro Cells 100MHz 5V 84Pin PLCC
EPM7160STC100-10
数据手册
Altera
CPLD MAX 7000S Family 3.2K Gates 160 Macro Cells 100MHz CMOS Technology 5V 100Pin TQFP
EPM7160ELC84-20
数据手册
Altera
CPLD MAX 7000 Family 3.2K Gates 160 Macro Cells 62.5MHz CMOS Technology 5V 84Pin PLCC
EPM7160SLC84-10
数据手册
Altera
CPLD MAX 7000S Family 3.2K Gates 160 Macro Cells 100MHz CMOS Technology 5V 84Pin PLCC
EPM7160STC100-10N
数据手册
Altera
CPLD MAX 7000S Family 3.2K Gates 160 Macro Cells 100MHz 5V 100Pin TQFP
EPM7160ELC84-12
数据手册
Altera
CPLD MAX 7000 Family 3.2K Gates 160 Macro Cells 90.9MHz CMOS Technology 5V 84Pin PLCC
EPM7160SLI84-10
数据手册
Altera
CPLD MAX 7000S Family 3.2K Gates 160 Macro Cells 100MHz CMOS Technology 5V 84Pin PLCC
EPM7160STI100-10
数据手册
Altera
CPLD MAX 7000S Family 3.2K Gates 160 Macro Cells 100MHz 5V 100Pin TQFP
EPM7160ELI84-20
数据手册
Altera
CPLD MAX 7000 Family 3.2K Gates 160 Macro Cells 62.5MHz CMOS Technology 5V 84Pin PLCC
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送