Datasheet
数据手册 > FPGA,芯片 > Altera > EP20K400CB652I8 数据手册PDF > EP20K400CB652I8 用户编程手册 第 1/91 页
EP20K400CB652I8
¥ 11795.75
百芯的价格

EP20K400CB652I8 用户编程手册 - Altera

更新时间: 2024-06-28 19:05:45 (UTC+8)

EP20K400CB652I8 用户编程手册

页码:/91页
下载 PDF
重新加载
下载
®
Altera Corporation 1
APEX 20KC
Programmable Logic
Device
February 2004 ver. 2.2 Data Sheet
DS-APEX20KC-2.2
Features...
Programmable logic device (PLD) manufactured using a 0.15-µm all-
layer copper-metal fabrication process
25 to 35% faster design performance than APEX
TM
20KE devices
Pin-compatible with APEX 20KE devices
High-performance, low-power copper interconnect
–MultiCore
TM
architecture integrating look-up table (LUT) logic
and embedded memory
LUT logic used for register-intensive functions
Embedded system blocks (ESBs) used to implement memory
functions, including first-in first-out (FIFO) buffers, dual-port
RAM, and content-addressable memory (CAM)
High-density architecture
200,000 to 1 million typical gates (see Table 1)
Up to 38,400 logic elements (LEs)
Up to 327,680 RAM bits that can be used without reducing
available logic
Notes to Table 1:
(1) The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to
57,000 additional gates.
(2) PLL: phase-locked loop.
(3) The -7 speed grade provides the fastest performance.
Table 1. APEX 20KC Device Features Note (1)
Feature EP20K200C EP20K400C EP20K600C EP20K1000C
Maximum system gates 526,000 1,052,000 1,537,000 1,772,000
Typical gates 200,000 400,000 600,000 1,000,000
LEs 8,320 16,640 24,320 38,400
ESBs 52 104 152 160
Maximum RAM bits 106,496 212,992 311,296 327,680
PLLs (2) 2444
Speed grades (3) -7, -8, -9 -7, -8, -9 -7, -8, -9 -7, -8, -9
Maximum macrocells 832 1,664 2,432 2,560
Maximum user I/O pins 376 488 588 708
页面指南

EP20K400CB652I8 数据手册 PDF

EP20K400CB652I8 用户编程手册
Altera
91 页, 531 KB

EP20K400CB652 数据手册 PDF

EP20K400CB652C9
用户编程手册
Altera
Loadable PLD, 2ns, CMOS, PBGA652, 45 X 45MM, 1.27MM PITCH, BGA-652
EP20K400CB652I8
用户编程手册
Altera
FPGA APEX 20KC Family 400K Gates 16640 Cells 301.21MHz 0.15um Technology 1.8V 652Pin BGA
EP20K400CB652C7
用户编程手册
Altera
Loadable PLD, 1.48ns, CMOS, PBGA652, 45 X 45MM, 1.27MM PITCH, BGA-652
EP20K400CB652C8
用户编程手册
Altera
Loadable PLD, 1.78ns, CMOS, PBGA652, 45 X 45MM, 1.27MM PITCH, BGA-652
EP20K400CB652C-8
其它数据手册
Altera
LOADABLE PLD, 1.78ns, PBGA652, 45 X 45MM, 1.27MM PITCH, BGA-652
EP20K400CB652C8N
其它数据手册
Altera
Loadable PLD, 1.78ns, PBGA652, 45 X 45MM, 1.27MM PITCH, BGA-652
EP20K400CB652C9N
其它数据手册
Altera
Loadable PLD, 2ns, PBGA652, 45 X 45MM, 1.27MM PITCH, BGA-652
EP20K400CB652C7N
其它数据手册
Altera
Loadable PLD, 1.48ns, PBGA652, 45 X 45MM, 1.27MM PITCH, BGA-652
EP20K400CB652C-9
其它数据手册
Intel
Loadable PLD, 2ns, PBGA652, 45 X 45 MM, 1.27 MM PITCH, BGA-652
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送