Datasheet
数据手册 > Central Semiconductor > MC100 数据手册PDF > MC100 产品设计参考 第 1/11 页

MC100 产品设计参考 - Central Semiconductor

更新时间: 2024-06-29 13:15:24 (UTC+8)

MC100 产品设计参考

页码:/11页
下载 PDF
重新加载
下载
© Semiconductor Components Industries, LLC, 2014
April, 2014 − Rev. 11
1 Publication Order Number:
MC100LVEP34/D
MC100LVEP34
2.5V / 3.3V ECL ÷2, ÷4, ÷8
Clock Generation Chip
The MC100LVEP34 is a low skew ÷2, ÷4, ÷8 clock generation chip
designed explicitly for low skew clock generation applications. The
internal dividers are synchronous to each other, therefore, the common
output edges are all precisely aligned. The V
BB
pin, an internally
generated voltage supply, is available to this device only. For
single−ended input conditions, the unused differential input is
connected to V
BB
as a switching reference voltage. V
BB
may also
rebias AC coupled inputs. When used, decouple V
BB
and V
CC
via a
0.01 mF capacitor and limit current sourcing or sinking to 0.5 mA.
When not used, V
BB
should be left open.
The common enable (EN
) is synchronous so that the internal
dividers will only be enabled/disabled when the internal clock is
already in the LOW state. This avoids any chance of generating a runt
clock pulse on the internal clock when the device is enabled/disabled
as can happen with an asynchronous control. An internal runt pulse
could lead to losing synchronization between the internal divider
stages. The internal enable flip−flop is clocked on the falling edge of
the input clock; therefore, all associated specification limits are
referenced to the negative edge of the clock input.
Upon start−up, the internal flip−flops will attain a random state; the
master reset (MR) input allows for the synchronization of the internal
dividers, as well as multiple LVEP34s in a system. Single−ended CLK
input operation is limited to a V
CC
3.0 V in PECL mode, or V
EE
−3.0 V in NECL mode.
Features
35 ps Output−to−Output Skew
Synchronous Enable/Disable
Master Reset for Synchronization
The 100 Series Contains Temperature Compensation.
PECL Mode Operating Range: V
CC
= 2.375 V to 3.8 V
with V
EE
= 0 V
NECL Mode Operating Range: V
CC
= 0 V
with V
EE
= −2.375 V to −3.8 V
Open Input Default State
LVDS Input Compatible
These are Pb−Free Devices
SO−16
D SUFFIX
CASE 751B
1
16
MARKING
DIAGRAMS*
A = Assembly Location
L, WL = Wafer Lot
Y = Year
W, WW = Work Week
G or G = Pb−Free Package
1
16
100LVEP34G
AWLYWW
TSSOP−16
DT SUFFIX
CASE 948F
*For additional marking information, refer to
Application Note AND8002/D.
http://onsemi.com
1
16
100
VP34
ALYWG
G
1
16
See detailed ordering and shipping information in the package
dimensions section on page 8 of this data sheet.
ORDERING INFORMATION
(Note: Microdot may be in either location)
页面指南

MC100 数据手册 PDF

MC100 数据手册
Central Semiconductor
9 页, 104 KB
MC100 产品设计参考
Central Semiconductor
11 页, 101 KB
MC100 用户编程手册
Central Semiconductor
17 页, 142 KB
MC100 其它数据手册
Central Semiconductor
10 页, 176 KB
MC100 应用笔记
Central Semiconductor
9 页, 85 KB
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送