Datasheet
数据手册 > 主动器件 > Maxim Integrated > DS1972-F5# 数据手册PDF > DS1972-F5# 应用笔记 第 1/15 页
DS1972-F5#
¥ 56.75
百芯的价格

DS1972-F5# 应用笔记 - Maxim Integrated

  • 制造商:
    Maxim Integrated
  • 分类:
    主动器件
  • 封装
    BCY
  • 描述:
    EEPROM IButton 2Pin F5 MicroCan
更新时间: 2024-08-08 07:03:59 (UTC+8)

DS1972-F5# 应用笔记

页码:/15页
下载 PDF
重新加载
下载
1 of 15 031902
FEATURES
§ Memory maps into any standard byte-wide
data bus.
§ Eliminates CPU “bit-banging” by internally
generating all 1-Wire
®
timing and control
signals.
§ Generates interrupts to provide for more
efficient programming.
§ Search ROM Accelerator relieves CPU from
any single bit operations on the 1-Wire Bus.
§ Supports Overdrive mode and slave
interrupts.
§ Capable of running off any system clock from
3.2MHz to 128MHz.
§ Small size: all digital design, only 1500 gates.
§ Available in both Verilog and VHDL.
§ Applications include any circuit containing a
1-Wire communication bus.
Customer ASIC
DESCRIPTION
As more 1-Wire devices become available, more and more users have to deal with the demands of
generating 1-Wire signals to communicate to them. This usually requires “bit-banging” a port pin on a
microprocessor, and having the microprocessor perform the timing functions required for the 1-Wire
protocol. While 1-Wire transmission can be interrupted mid-byte, it cannot be interrupted during the
“low” time of a bit time slot; this means that a CPU will be idled for up to 60 microseconds for each bit
sent and at least 480 microseconds when generating a 1-Wire reset. The 1-Wire Master helps users handle
communication to 1-Wire devices in their system without tying up valuable CPU cycles. Integrated into a
user’s ASIC as a 1-Wire port, the core is available in both VHDL and Verilog code and uses very little
chip area (1492 gates plus 1 bond pad for the Verilog version).
This circuit is designed to be memory mapped into the user’s system and provides complete control of the
1-Wire bus through 8 bit commands. The host CPU loads commands, reads and writes data, and sets
interrupt control through five individual registers. All of the timing and control of the 1-Wire bus are
generated within. The host merely needs to load a command or data and then may go on about its
business. When bus activity has generated a response that the CPU needs to receive, the 1-Wire Master
sets a status bit and, if enabled, generates an interrupt to the CPU. In addition to write and read
simplification, the 1-Wire Master also provides a Search ROM Accelerator function relieving the CPU
from having to perform any single-bit operations on the 1-Wire bus.
DS1WM
Synthesizable 1-Wire Bus Maste
r
www.maxim-ic.com
1-Wire
Master
1-Wire
Bus
Internal
Data Bus
Interrupt
1-Wire is a registered trademark of Dallas Semiconductor.

DS1972-F5# 数据手册 PDF

DS1972-F5# 数据手册
Maxim Integrated
23 页, 278 KB
DS1972-F5# 其它数据手册
Maxim Integrated
23 页, 254 KB
DS1972-F5# 应用笔记
Maxim Integrated
15 页, 199 KB

DS1972 数据手册 PDF

DS1972
数据手册
Maxim Integrated
The DS1972 is a 1024Bit, 1-Wire® EEPROM chip organized as four memory pages of 256Bits each in a rugged iButton® package
DS1972-F5+
数据手册
Maxim Integrated
IBUTTON, 1Kbit, EEPROM, CAN
DS1972-F3+
数据手册
Maxim Integrated
1024Bit EEPROM iButton
DS1972-F5#
数据手册
Maxim Integrated
EEPROM IButton 2Pin F5 MicroCan
DS1972-F3#
数据手册
Maxim Integrated
iButton 1024Bit EEPROM7
DS1972-F3
数据手册
Maxim Integrated
1024Bit EEPROM iButton
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送